# INTEGRATED CIRCUITS



Preliminary specification Supersedes data of February 1992 File under Integrated Circuits, IC02 1995 Feb 07

# **Philips Semiconductors**





# TDA6111Q

### FEATURES

- High bandwidth and high slew rate
- Black-current measurement output for Automatic Black-current Stabilization (ABS)
- Two cathode outputs; one for DC currents, and one for transient currents
- A feedback output separated from the cathode outputs
- Internal protection against positive appearing Cathode-Ray Tube (CRT) flashover discharges
- ESD protection
- Simple application with a variety of colour decoders
- Differential input with a designed maximum common mode input capacitance of 3 pF, a maximum differential mode input capacitance of 0.5 pF and a differential input voltage temperature drift of 50 μV/K
- Defined switch-off behaviour.

QUICK REFERENCE DATA

## **GENERAL DESCRIPTION**

The TDA6111Q is a video output amplifier with 16 MHz bandwidth. The device is contained in a single in-line 9-pin medium power (DBS9MPF) package, using high-voltage DMOS technology, intended to drive the cathode of a colour CRT.

| SYMBOL                            | PARAMETER                             | CONDITIONS             | MIN.             | TYP. | MAX.             | UNIT |
|-----------------------------------|---------------------------------------|------------------------|------------------|------|------------------|------|
| V <sub>DDH</sub>                  | high level supply voltage             |                        | 0                | -    | 250              | V    |
| V <sub>DDL</sub>                  | low level supply voltage              |                        | 0                | —    | 14               | V    |
| I <sub>DDH</sub>                  | quiescent high voltage supply current | $V_{oc} = 0.5 V_{DDH}$ | 7.0              | 9.0  | 11.0             | mA   |
| I <sub>DDL</sub>                  | quiescent low voltage supply current  | $V_{oc} = 0.5 V_{DDH}$ | 5.0              | 6.8  | 8.0              | mA   |
| VI                                | input voltage                         |                        | 0                | —    | V <sub>DDL</sub> | V    |
| V <sub>oc</sub> , V <sub>fb</sub> | output voltage                        |                        | V <sub>DDL</sub> | -    | V <sub>DDH</sub> | V    |
| T <sub>stg</sub>                  | storage temperature                   |                        | -55              | —    | +150             | °C   |
| T <sub>amb</sub>                  | operating ambient temperature         |                        | -20              | -    | +65              | °C   |

### **ORDERING INFORMATION**

|             |         | PACKAGE                                                     |          |  |  |
|-------------|---------|-------------------------------------------------------------|----------|--|--|
| TIPE NUMBER | NAME    | DESCRIPTION                                                 | VERSION  |  |  |
| TDA6111Q    | DBS9MPF | plastic DIL-bent-SIL medium power package with fin; 9 leads | SOT111-1 |  |  |

# TDA6111Q

### **BLOCK DIAGRAM**



| PINNING          |     |                                  |  |  |  |  |
|------------------|-----|----------------------------------|--|--|--|--|
| SYMBOL           | PIN | DESCRIPTION                      |  |  |  |  |
| V <sub>ip</sub>  | 1   | non-inverting voltage input      |  |  |  |  |
| V <sub>DDL</sub> | 2   | supply voltage LOW               |  |  |  |  |
| V <sub>in</sub>  | 3   | inverting voltage input          |  |  |  |  |
| GND              | 4   | ground, substrate                |  |  |  |  |
| I <sub>om</sub>  | 5   | black current measurement output |  |  |  |  |
| V <sub>DDH</sub> | 6   | supply voltage HIGH              |  |  |  |  |
| V <sub>cn</sub>  | 7   | cathode transient voltage output |  |  |  |  |
| V <sub>oc</sub>  | 8   | cathode DC voltage output        |  |  |  |  |
| V <sub>fb</sub>  | 9   | feedback voltage output          |  |  |  |  |



# TDA6111Q

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages measured with respect to GND (pin 4); currents as specified in Fig.1; unless otherwise specified.

| SYMBOL                           | PARAMETER                                       | CONDITIONS                   | MIN.             | MAX.             | UNIT |
|----------------------------------|-------------------------------------------------|------------------------------|------------------|------------------|------|
| V <sub>DDH</sub>                 | high level supply voltage                       |                              | 0                | 250              | V    |
| V <sub>DDL</sub>                 | low level supply voltage                        |                              | 0                | 14               | V    |
| VI                               | input voltage                                   |                              | 0                | V <sub>DDL</sub> | V    |
| V <sub>Idm</sub>                 | differential mode input voltage                 |                              | -6               | +6               | V    |
| V <sub>om</sub>                  | measurement output voltage                      |                              | 0                | V <sub>DDL</sub> |      |
| V <sub>oc</sub>                  | cathode output voltage                          |                              | V <sub>DDL</sub> | V <sub>DDH</sub> | V    |
| V <sub>fb</sub>                  | feedback output voltage                         |                              | V <sub>DDL</sub> | V <sub>DDH</sub> | V    |
| l <sub>in</sub> ,l <sub>ip</sub> | input current                                   |                              | 0                | 1                | mA   |
| I <sub>ocsmL</sub>               | low non-repetitive peak cathode output current  | flashover discharge = 100 μC | 0                | 5                | A    |
| I <sub>ocsmH</sub>               | high non-repetitive peak cathode output current | flashover discharge = 100 nC | 0                | 10               | A    |
| P <sub>tot</sub>                 | total power dissipation                         |                              | 0                | 4                | W    |
| T <sub>stg</sub>                 | storage temperature                             |                              | -55              | +150             | °C   |
| Tj                               | junction temperature                            |                              | -20              | +150             | °C   |
| V <sub>es</sub>                  | electrostatic handling                          |                              |                  |                  |      |
|                                  | human body model (HBM)                          |                              | -                | > 1500           | V    |
|                                  | machine model (MM)                              |                              | -                | > 400            | V    |

### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see *"Handling MOS Devices"*).

#### QUALITY SPECIFICATION

Quality specification *"SNW-FQ-611 part E"* is applicable, except for ESD Human body model see Chapter "Limiting values", and can be found in the *"Quality reference handbook"* (ordering number 9398 510 63011).

## THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                         | VALUE | UNIT |
|---------------------|---------------------------------------------------|-------|------|
| R <sub>th j-c</sub> | thermal resistance from junction to case (note 1) | 12    | K/W  |

#### Note

1. External heatsink is required.

## TDA6111Q

## CHARACTERISTICS

Operating range:  $T_{amb}$  = -20 to 65 °C;  $V_{DDH}$  = 180 to 210 V;  $V_{DDL}$  = 10.8 to 13.2 V;  $V_{ip}$  = 2.6 to 5 V;  $V_{om}$  = 1.4 V to  $V_{DDL}$ .

Test conditions (unless otherwise specified):  $T_{amb} = 25 \text{ °C}$ ;  $V_{DDH} = 200 \text{ V}$ ;  $V_{DDL} = 12 \text{ V}$ ;  $V_{ip} = 5 \text{ V}$ ;  $V_{om} = 6 \text{ V}$ ;  $C_L = 10 \text{ pF}$  ( $C_L$  consists of parasitic and cathode capacitance);  $R_{th-heatsink} = 10 \text{ K/W}$ ; measured in test circuit Fig.3.

| SYMBOL                                                  | PARAMETER                                                                         | CONDITIONS                                                                                                                                                                                    | MIN.                  | TYP. | MAX. | UNIT |
|---------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|
| DDH                                                     | quiescent HIGH voltage supply current                                             | $V_{oc} = 0.5 V_{DDH}$                                                                                                                                                                        | 7.0                   | 9.0  | 11.0 | mA   |
| DDL                                                     | quiescent LOW voltage supply current                                              | $V_{oc} = 0.5 V_{DDH}$                                                                                                                                                                        | 5.0                   | 6.8  | 8.0  | mA   |
| bias                                                    | input bias current                                                                | V <sub>oc</sub> = 0.5V <sub>DDH</sub>                                                                                                                                                         | 0                     | _    | 40   | μA   |
| offset                                                  | input offset current                                                              | V <sub>oc</sub> = 0.5V <sub>DDH</sub>                                                                                                                                                         | -6                    | -    | +6   | μA   |
| I <sub>om(offset)</sub>                                 | offset current of measurement output                                              | $\begin{split} I_{oc} &= 0 \; \mu A; \\ -1.0 \; V < V_{1-3} < 1.0 \; V; \\ 1.4 \; V < V_{om} < V_{DDL} \end{split}$                                                                           | -10                   | 0    | +10  | μA   |
| $\frac{\Delta \mathbf{I}_{om}}{\Delta \mathbf{I}_{oc}}$ | linearity of current transfer                                                     | -10 μA < I <sub>oc</sub> < 3 mA;<br>-1.0 V < V <sub>1-3</sub> < 1.0 V;<br>1.4 V < V <sub>om</sub> < V <sub>DDL</sub>                                                                          | 0.9                   | 1.0  | 1.1  |      |
| V <sub>offset</sub>                                     | input offset voltage                                                              | $V_{oc} = 0.5 V_{DDH}$                                                                                                                                                                        | -50                   | _    | +50  | mV   |
| V <sub>oc(min)</sub>                                    | minimum output voltage                                                            | V <sub>1-3</sub> = -1 V                                                                                                                                                                       | -                     | _    | 20   | V    |
| V <sub>oc(max)</sub>                                    | maximum output voltage                                                            | V <sub>1-3</sub> = -1 V                                                                                                                                                                       | V <sub>DDH</sub> – 12 | -    | -    | V    |
| GB                                                      | gain-bandwidth product of open-loop<br>gain: V <sub>fb</sub> / V <sub>i, dm</sub> | f = 500 kHz; V <sub>ocDC</sub> = 100 V                                                                                                                                                        | -                     | 1.6  | -    | GHz  |
| B <sub>S</sub>                                          | small signal bandwidth                                                            | V <sub>ocAC</sub> = 60 V (p-p);<br>V <sub>ocDC</sub> = 100 V                                                                                                                                  | 13                    | 16   | -    | MHz  |
| BL                                                      | large signal bandwidth                                                            | V <sub>ocAC</sub> = 100 V (p-p);<br>V <sub>ocDC</sub> = 100 V                                                                                                                                 | 10                    | 13   | -    | MHz  |
| t <sub>pd</sub>                                         | cathode output propagation delay time<br>50% input to 50% output                  | $V_{ocAC} = 100 V (p-p);$<br>$V_{ocDC} = 100 V square$<br>wave; f < 1 MHz;<br>$t_r = t_f = 22 ns;$<br>see Figs 4 and 5                                                                        | 17                    | 23   | 29   | ns   |
| t <sub>r</sub>                                          | cathode output rise time 10% output to 90% output                                 | V <sub>oc</sub> = 50 to 150 V square<br>wave; f < 1 MHz; t <sub>f</sub> = 22 ns;<br>see Fig.4                                                                                                 | 23                    | 30   | 36   | ns   |
| t <sub>f</sub>                                          | cathode output fall time 90% output to 10% output                                 | V <sub>oc</sub> = 150 to 50 V square<br>wave; f < 1 MHz; t <sub>r</sub> = 22 ns;<br>see Fig.5                                                                                                 | 23                    | 30   | 36   | ns   |
| t <sub>s</sub>                                          | settling time 50% input to<br>(99% < output < 101%)                               | $\label{eq:VocAC} \begin{array}{l} V_{ocAC} = 100 \ V \ (p\mbox{-}p); \\ V_{ocDC} = 100 \ V \ square \\ wave; \ f < 1 \ MHz; \\ t_r = t_f = 22 \ ns; \\ see \ Figs \ 4 \ and \ 5 \end{array}$ | _                     | -    | 350  | ns   |
| SR                                                      | slew rate between 50 V to 150 V                                                   | $V_{1-3} = 2 V (p-p) square$<br>wave; f < 1 MHz;<br>$t_r = t_f = 22 ns$                                                                                                                       | -                     | 3000 | _    | V/µs |

# TDA6111Q

| SYMBOL | PARAMETER                           | CONDITIONS                                                                                                                     | MIN. | TYP. | MAX. | UNIT |
|--------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Ov     | cathode output voltage overshoot    | $V_{ocAC} = 100 V (p-p);$<br>$V_{ocDC} = 100 V square$<br>wave; f < 1 MHz;<br>$t_r = t_f = 22 ns;$<br>see Figs 4 and 5; note 1 | _    | 9    | -    | %    |
| SVRRH  | high supply voltage rejection ratio | f < 50 kHz; note 2                                                                                                             | -    | 85   | -    | dB   |
| SVRRL  | low supply voltage rejection ratio  | f < 50 kHz; note 2                                                                                                             | -    | 70   | -    | dB   |

#### Notes

- 1. If the difference between  $V_{DDL}$  and  $V_{ip}$  is less than 7 V, overshoot cannot be specified.
- 2. SVRR: The ratio of the change in supply voltage to the change in input voltage when there is no change in output voltage.

### Cathode output

The cathode output is protected against peak currents (caused by positive voltage peaks during high-resistance flash) of 5 A maximum with a charge content of 100  $\mu$ C.

The cathode is also protected against peak currents (caused by positive voltage peaks during low-resistance flash) of 10 A maximum with a charge content of 100 nC.

#### **Flashover protection**

The TDA6111Q incorporates protection diodes against CRT flashover discharges that clamp the cathode output pin to the V<sub>DDH</sub> pin. The DC supply voltage at the V<sub>DDH</sub> pin has to be within the operating range of 180 to 210 V to ensure that the Absolute Maximum Rating for V<sub>DDH</sub> of 250 V will not be exceeded during flashover. To limit the diode current, an external 680  $\Omega$  carbon high-voltage resistor in series with the cathode output and a 2 kV spark gap are needed (for this resistor-value, the CRT has to be connected to the main PCB). This addition produces an increase in the rise and fall times of approximately 5 ns and a decrease in the overshoot of approximately 4%.

V<sub>DDH</sub> to GND must be decoupled:

- With a capacitor >20 nF with good HF behaviour (e.g. foil). This capacitance must be placed as close as possible to pins 6 and 4, but definitely within 5 mm.
- 2. With a capacitor >10  $\mu$ F on the picture tube base print (common for three output stages).

V<sub>DDL</sub> to GND must be decoupled:

 With a capacitor >20 nF with good HF behaviour (e.g. ceramic). This capacitance must be placed as close as possible to pins 2 and 4, but definitely within 10 mm.

### Switch-off behaviour

The switch-off behaviour of the TDA6111Q is defined: when the bias current becomes zero, at  $V_{DDL}$  (pin 2) lower than approximately 5 V, all the output pins (pins 7, 8 and 9) will be high.







## TDA6111Q

#### **TEST AND APPLICATION INFORMATION**

#### Dissipation

Regarding dissipation, distinction must first be made between static dissipation (independent of frequency) and dynamic dissipation (proportional to frequency).

The static dissipation of the TDA6111Q is due to high and low voltage supply currents and load currents in the feedback network and CRT.

The static dissipation equals:

$$P_{stat} = V_{DDL} \times I_{DDL} + V_{DDH} \times I_{DDH} + V_{oc} \times I_{oc} - V_{fb} \times \left(\frac{V_{fb}}{R_{fb}}\right)$$

R<sub>fb</sub> = value of feedback resistor.

 $I_{oc}$  = DC value of cathode current.

With  $V_{fb} = V_{oc} = 100 \text{ V}$ ,  $R_{fb} = 68 \text{ k}\Omega$ ,  $I_{oc} = 0.6 \text{ mA}$  and other typical conditions as mentioned in Chapter "Characteristics", the static dissipation  $P_{stat} = 2.0 \text{ W}$ .

The dynamic dissipation equals:

 $\mathsf{P}_{dyn} = \mathsf{V}_{\mathsf{DDH}} \times (\mathsf{C}_\mathsf{L} + \mathsf{C}_{fb} + \mathsf{C}_{int}) \times \mathsf{f}_i \times \mathsf{V}_{o(p\text{-}p)} \times \delta$ 

 $C_L$  = load capacitance.

 $C_{fb}$  = feedback capacitance ( $\approx$  150 fF).

 $C_{int}$  = internal load capacitance ( $\approx 4 \text{ pF}$ ).

 $f_i$  = input frequency.

V<sub>o(p-p)</sub> = output voltage (peak-to-peak value).

 $\delta$  = non-blanking duty-cycle ( $\approx$  0.8).

With C<sub>L</sub> = 10 pF, C<sub>fb</sub> = 0, C<sub>int</sub> = 4 pF, f<sub>i</sub> = 8 MHz (simulation of worst-case noise),  $V_{o(p-p)}$  = 100 V and  $\delta$  = 80% then P<sub>dvn</sub> = 1.8 W

The IC must be mounted on the picture tube base print to minimize the load capacitance  $(C_L)$ .

The total power dissipation,  $P_{tot} = P_{stat} + P_{dyn}$  thus amounts to 3.6 W under given conditions.

From  $T_j = T_{amb} + P_{tot} \times R_{th j-a} < T_{j(max)} = 150 \text{ °C}$ ,  $R_{th j-a}$  of the package and heatsink together must be < 24 K/W.

### PACKAGE OUTLINE



TDA6111Q

95-03-11